# **ARM Assembly – Computations in ARM**

EE20B052

### Aim: a) Learn the ARM architecture

b) Learn basics of ARM instruction set, in particular the ARM instructions pertaining to computations

### Tasks:

- 1) Compute the factorial of a given number N using ARM processor through assembly programming
  - a) Flowchart:



### **b)** Code:

```
; Result Will be stored in R3
       TTL
               factorial
       AREA
               Program, CODE, READONLY
       MOV R0, #1 ; Initialize
Main
       LDR R1, num ; Upper limit of loop
       ADD R1, R1, #1
       MOV R3, #1 ; Intialize result (0! = 1)
       MUL R3, R0, R3 ; Mulitply R3 with R0 & store result in R3
loop
       ADD R0, R0, #1; Increase count by 1
       CMP R0, R1 ; Compare with upper limit
       BNE loop
                      ; Branch if not equal
       SWI &11
                      ; Break Point
       DCW &6
num
       align
       END
```

2) Combine the low four bits of each of the four consecutive bytes beginning at LIST into one of 16-bit halfword. The value of the LIST goes into the most significant nibble of the result. Store the result in the 32-bit variable RESULT

## a) Flowchart:

- R0 contains address & points to values in LIST and gets increased by 1 in each loop
- R1 is used to store the no of LEFT SHIFTS required in each loop. Initially R1=12. Each time loop gets executed R1 gets decreased by 4 ( $12 \rightarrow 8 \rightarrow 4 \rightarrow 0$ ). Once R1 becomes negative (-4), NEGATIVE status Bit will be set and loop stops
- In each loop the appropriately left shifted value is added to R5 and will be stored R5
- Final Result will be stored at address 0x40000000 (RESULT = R5)



### **b)** Code:

```
TTL Combine low four bits of four BYTES
       AREA
              Program, CODE, READONLY
Main
       ADR R0, LIST
                              ; Load LIST Address
       MOV R1, #12
                             ; R1 stores no of Left SHIFTS (Initially 12)
       MOV R5, #0
                              ; RESULT in R5. Initialize with ZERO
       LDRB R2, [R0], #1; Read BYTE at address R0, then R0 = R0 + 1
loop
       AND R2, R2, #0xF
                             ; R2 = R2 \& 0xF (BITWISE AND)
       ADD R5, R5, R2, LSL R1 ; R5 = R5 + (value in R2 shifted by R1 times)
       SUBS R1, #0x4
                             ; R1 = R1 - 4, SET Negative STATUS Bit if R1 < 0
       BMI stop
                             ; STOP if value is negative, LOOP Ends
       B loop
stop
       LDR R0, RESULT
                      ; Store RESULT at address 0x40000000
       STR R5, [R0]
       SWI &11
       DCB &1A, &1F, &1B, &1C ; List of Values
LIST
RESULT DCD &40000000
       END
```

- 3) Given a 32-bit number, identify whether it is an even or odd without using divison
  - a) Flowchart:



## **b)** Code:

```
TTL ODD or EVEN
AREA Program, CODE, READONLY

Main LDR R0, value ; Store Input
AND R1, R0, #1 ; Bitwise AND
; If R1 is ZERO, Value is even
; If R1 is ONE, Value is odd

SWI &11

value DCW &9
align
END
```

#### Inferences:

- ARM supports seven processor modes. The modes other than User mode are known as privileged modes and have full access to system resources
- ARM is a RISC architecture with fixed 32-bit length instruction size
- Operands are passed through Barrel Shifter which means they can be modified before it is used
- Immediate operand values can be loaded into registers using MOV instruction
- Only instructions having an S qualifier affects the flag bits
- In ARM, instructions can have conditional field which allows them to be executed conditionally